J. Hu and S. S. Sapatnekar, "Non-Hanan optimization for global VLSI interconnect," in Layout Optimization in VLSI Designs, B. Lu, D.-Z. Du and S. S. Sapatnekar, ed., Kluwer Academic Publishers, Boston, MA, pp. 89-123, 2002.
J. Hu, G. Robins and C. N. Sze, "Timing-driven interconnect synthesis," in Handbook of Algorithms for Physical Design Automation, C. J. Alpert, D. P. Mehta and S. S. Sapatnekar, ed., Auerbach Publications, Taylor & Francis Group, Boca Raton, FL, pp. 509-534, 2009.
J. Hu, Z. Li and S. Hu, "Buffer insertion basics," in Handbook of Algorithms for Physical Design Automation, C. J. Alpert, D. P. Mehta and S. S. Sapatnekar, ed., Auerbach Publications, Taylor & Francis Group, Boca Raton, FL, pp. 535-556, 2009.
J. Hu and C. N. Sze, "Buffering in the layout environment," in Handbook of Algorithms for Physical Design Automation, C. J. Alpert, D. P. Mehta and S. S. Sapatnekar, ed., Auerbach Publications, Taylor & Francis Group, Boca Raton, FL, pp. 569-584, 2009.
H. Hou, J. Hu and S. S. Sapatnekar, "NonHanan routing," IEEE Trans. Computer-Aided Design, Vol. 18, No. 4, pp. 436-444, April 1999.
J. Hu and S. S. Sapatnekar, "Algorithms for non-Hanan-based optimization for VLSI interconnect under a higher order AWE model," IEEE Trans. Computer-Aided Design, Vol. 19, No. 4, pp. 446-458, April 2000.
C. J. Alpert, G. Gandham, J. Hu, J. L. Neves, S. T. Quay and S. S. Sapatnekar, "Steiner tree optimization for buffers, blockages and bays," IEEE Trans. Computer-Aided Design, Vol. 20, No. 4, pp. 556-562, April 2001.
J. Hu and S. S. Sapatnekar, "A survey on multi-net global routing for integrated circuits," Integration: The VLSI Journal, Vol. 31, No. 1, pp. 1-49, November 2001. (Invited paper)
C. J. Alpert, G. Gandham, M. Hrkic, J. Hu, A. B. Kahng, J. Lillis, B. Liu, S. T. Quay, S. S. Sapatnekar and A. J. Sullivan, "Buffered Steiner trees for difficult instances," IEEE Trans. Computer-Aided Design, Vol. 21, No. 1, pp. 3-14, January 2002.
J. Hu and S. S. Sapatnekar, "Performance driven global routing through gradual refinement," The VLSI Design Journal, Vol. 15, No. 3, pp. 595-604, 2002.
J. Hu and S. S. Sapatnekar, "A timing-constrained simultaneous global routing algorithm," IEEE Trans. Computer-Aided Design, Vol. 21, No. 9, pp. 1025-1036, September 2002.
J. Hu, C. J. Alpert, S. T. Quay and G. Gandham, "Buffer insertion with adaptive blockage avoidance", IEEE Trans. Computer-Aided Design, Vol. 22, No. 4, pp. 492-498, April, 2003.
C. J. Alpert, J. Hu, S. S. Sapatnekar and P. G. Villarrubia, "A practical methodology for early buffer and wire resource allocation," IEEE Trans. Computer-Aided Design, Vol. 22, No. 5, pp. 573-583, May, 2003.
C. J. Alpert, C. Chu, G. Gandham, M. Hrkic, J. Hu, C. Kashyap and S. T. Quay, "Simultaneous driver sizing and buffer insertion using a delay penalty estimation technique," IEEE Trans. Computer-Aided Design, Vol. 23, No. 1, pp. 136-141, January, 2004.
C. J. Alpert, G. Gandham, M. Hrkic, J. Hu, S. T. Quay and C. N. Sze, "Porosity-aware buffered Steiner tree construction," IEEE Trans. Computer-Aided Design, Vol. 23, No. 4, pp. 517-526, April, 2004.
H. Su, J. Hu, S. S. Sapatnekar and S. R. Nassif, "A methodology for the simultaneous design of supply and signal networks," IEEE Trans. Computer-Aided Design, Vol. 23, No. 12, pp. 1614-1624, December, 2004.
R. Chaturvedi and J. Hu, "An efficient merging scheme for prescribed skew clock routing," IEEE Trans. VLSI Systems, Vol. 13, No. 6, pp. 750-754, June, 2005.
Y. Lu, C. N. Sze, X. Hong, Q. Zhou, Y. Cai, L. Huang and J. Hu, "Navigating register placement for low power clock network design," IEICE Transactions, Vol. E88-A, No. 12, pp. 3405-3411, December, 2005.
D. Wu, J. Hu and R. Mahapatra, "Antenna avoidance in layer assignment," IEEE Trans. Computer-Aided Design, Vol. 25, No. 4, pp. 734-748, April, 2006.
C. J. Alpert, J. Hu, S. S. Sapatnekar and C.-N. Sze, "Accurate estimation of global buffer delay within a floorplan," IEEE Trans. Computer-Aided Design, Vol. 25, No. 6, pp. 1140-1145, June, 2006.
A. Rajaram, J. Hu and R. Mahapatra, "Reducing clock skew variability via cross links," IEEE Trans. Computer-Aided Design, Vol. 25, No. 6, pp. 1176-1182, June, 2006.
A. Rajaram, B. Lu, J. Hu, R. Mahapatra and W. Guo, "Analytical bound for unwanted clock skew due to wire width variation," IEEE Trans. Computer-Aided Design, Vol. 25, No. 9, pp. 1869-1876, September, 2006.
G. Venkataraman, J. Hu and F. Liu, "Integrated placement and skew optimization for rotary clocking," IEEE Trans. VLSI Systems, Vol. 15, No. 2, pp. 149-158, February, 2007.
B.-Y. Su, Y.-W. Chang and J. Hu, "An exact jumper insertion algorithm for antenna violation/fixing considering routing obstacles," IEEE Trans. Computer-Aided Design, Vol. 26, No. 4, pp. 719-733, April, 2007.
C.-N. Sze, C. J. Alpert, J. Hu and W. Shi, "Path based buffer insertion," IEEE Trans. Computer-Aided Design, Vol. 26, No. 7, pp. 1346-1355, July, 2007.
S. Hu, Q. Li, J. Hu and P. Li, "Utilizing redundancy for timing critical interconnect," IEEE Trans. VLSI Systems, Vol. 15, No. 10, pp. 1067-1080, October, 2007.
S. Hu, C. J. Alpert, J. Hu, S. Karandikar, Z. Li, W. Shi and C. N. Sze, "Fast algorithms for slew constrained minimum cost buffering," IEEE Trans. Computer-Aided Design, Vol. 26, No. 11, pp. 2009-2022, November, 2007.
K. Cao, J. Hu and M. Cheng, "Wire sizing and spacing for lithographic printability and timing optimization," IEEE Trans. VLSI Systems, Vol. 15, No. 12, pp. 1332-1340, December, 2007.
K. Cao and J. Hu, "ASIC design flow considering lithography-induced effects," IET Circuits, Devices and Systems, Vol. 2, No. 1, pp. 23-29, February, 2008.
C. Zhuo, J. Hu, M. Zhao and K. Chen, "Power grid analysis and optimization using algebraic multigrid," IEEE Trans. Computer-Aided Design, Vol. 27, No. 4, pp. 738-751, April, 2008.
W. Shen, Y. Cai, X. Hong, J. Hu and B. Lu, "Zero skew clock routing in X-architecture based on an improved greedy matching algorithm," Integration, the VLSI Journal, Vol. 41, No. 3, pp. 426-438, May, 2008.
U. Padmanabhan, J. M. Wang and J. Hu, "Robust clock tree routing in the presence of process variations," IEEE Trans. Computer-Aided Design, Vol. 27, No. 8, pp. 1385-1397, August, 2008.
Y. Liu, J. Hu and W. Shi, "Buffering interconnect for multicore processor designs," IEEE Trans. Computer-Aided Design, Vol. 27, No. 12, pp. 2183-2196, December, 2008.
Y. Liu, T. Zhang and J. Hu, "Design of voltage overscaled low-power Trellis decoders in presence of process variations," IEEE Trans. VLSI Systems, Vol. 17, No. 3, pp. 439-443, March, 2009.
S. Hu, M. Ketkar and J. Hu, "Gate sizing for cell-library-based designs," IEEE Trans. Computer-Aided Design, Vol. 28, No. 6, pp. 818-825, June, 2009.
R. Samanta, G. Venkataraman and J. Hu, "Clock buffer polarity assignment for power noise reduction," IEEE Trans. VLSI Systems, Vol. 17, No. 6, pp. 770-780, June, 2009.
Y. Liu and J. Hu, "A new algorithm for simultaneous gate sizing and threshold voltage assignment," IEEE Trans. Computer-Aided Design, Vol. 29, No. 2, pp. 223-234, February, 2010.
J. Hu and S. S. Sapatnekar, "Simultaneous buffer insertion and non-Hanan optimization for VLSI interconnect under a higher order AWE model," Proc. ACM International Symposium on Physical Design, pp. 133-138, 1999.
J. Hu and S. S. Sapatnekar, "FAR-DS: Full-plane AWE Routing with Driver Sizing", Proc. ACM/IEEE Design Automation Conference, pp. 84-89, 1999.
J. Hu and S. S. Sapatnekar, "A timing-constrained algorithm for simultaneous global routing of multiple nets," Proc. IEEE/ACM International Conference on Computer-Aided Design, pp. 99-103, 2000.
C. J. Alpert, G. Gandham, M. Hrkic, J. Hu, A. B. Kahng, J. Lillis, B. Liu, S. T. Quay, S. S. Sapatnekar, A. J. Sullivan and P. G. Villarrubia, "Buffered Steiner trees for difficult instances," Proc. ACM International Symposium on Physical Design, pp. 4-9, 2001.
C. J. Alpert, G. Gandham, J. Hu, J. L. Neves, S. T. Quay and S. S. Sapatnekar, "Steiner tree optimization for buffers, blockages and bays," Proc. IEEE International Symposium on Circuits and Systems, pp. 399-402, 2001.
C. J. Alpert, J. Hu, S. S. Sapatnekar and P. G. Villarrubia, "A practical methodology for early buffer and wire resource allocation," Proc. ACM/IEEE Design Automation Conference, pp. 189-194, 2001. (Best Paper Award)
J. Hu and S. S. Sapatnekar, "Performance driven global routing through gradual refinement," Proc. IEEE International Conference on Computer Design, pp. 481-483, 2001.
J. Hu, C. J. Alpert, S. T. Quay and G. Gandham, "Buffer insertion with adaptive blockage avoidance," Proc. ACM International Symposium on Physical Design, pp. 92-97, 2002.
C. J. Alpert, C. Chu, G. Gandham, M. Hrkic, J. Hu, C. Kashyap and S. T. Quay, "Simultaneous driver sizing and buffer insertion using a delay penalty estimation technique," Proc. ACM International Symposium on Physical Design, pp. 104-109, 2002.
H. Su, J. Hu, S. S. Sapatnekar and S. Nassif, "Congestion-driven codesign of power and signal networks," Proc. ACM/IEEE Design Automation Conference, pp. 64-69, 2002.
C. J. Alpert, G. Gandham, M. Hrkic, J. Hu and S. T. Quay, "Porosity aware buffered Steiner tree construction," Proc. ACM International Symposium on Physical Design, pp. 158-165, 2003.
B. Lu, J. Hu, G. Ellis and H. Su, "Process variation aware clock tree routing," Proc. ACM International Symposium on Physical Design, pp. 174-181, 2003.
R. Chaturvedi and J. Hu, "A simple yet effective merging scheme for prescribed-skew clock routing," Proc. IEEE International Conference on Computer Design, pp. 282-287, 2003.
A. Rajaram, B. Lu, W. Guo, R. Mahapatra and J. Hu, "Analytical bound for unwanted clock skew due to wire width variation," Proc. IEEE/ACM International Conference on Computer-Aided Design, pp. 401-406, 2003.
C. N. Sze, J. Hu and C. J. Alpert, "Place and route aware buffered Steiner tree construction," Proc. Asia and South Pacific Design Automation Conference, pp. 355- 360, 2004. (Best Paper Nominee)
D. Wu, J. Hu, R. Mahapatra and M. Zhao, "Layer assignment for crosstalk risk minimization," Proc. Asia and South Pacific Design Automation Conference, pp. 159-162, 2004.
K. Cao, J. Hu and M. Cheng, "Layout modification for library cell Alt-PSM composability," Proc. SPIE, Vol. 5379, pp. 253-259, 2004.
R. Chaturvedi and J. Hu, "Buffered clock tree for high quality IC designs," Proc. IEEE International Symposium on Quality Electronic Design, pp. 381-386, 2004.
A. Rajaram, J. Hu and R. Mahapatra, "Reducing clock skew variability via cross links," Proc. ACM/IEEE Design Automation Conference, pp. 18-23, 2004. (Best Paper Nominee)
C. J. Alpert, M. Hrkic, J. Hu and S. T. Quay, "Fast and flexible buffer trees that navigate the physical layout environment," Proc. ACM/IEEE Design Automation Conference, pp. 24-29, 2004.
C. J. Alpert, J. Hu, S. S. Sapatnekar and C.-N. Sze, "Accurate estimation of global buffer delay within a floorplan," Proc. IEEE/ACM International Conference on Computer-Aided Design, pp. 706-711, 2004.
V. Seth, M. Zhao and J. Hu, "Exploiting level sensitive latches in wire pipelining," Proc. IEEE/ACM International Conference on Computer-Aided Design, pp. 283-290, 2004.
Z. Li, C.-N. Sze, C. J. Alpert, J. Hu and W. Shi, "Making fast buffer insertion even faster via approximation techniques," Proc. Asia and South Pacific Design Automation Conference, pp. 13-18, 2005.
K. Cao, P. Dhawan and J. Hu, "Library cell layout with Alt-PSM compliance and composability," Proc. Asia and South Pacific Design Automation Conference, pp. 216-219, 2005.
D. Wu, J. Hu, M. Zhao and R. Mahapatra, "Timing driven track routing considering coupling capacitance," Proc. Asia and South Pacific Design Automation Conference, pp. 1156-1159, 2005.
G. Venkataraman, C.-N. Sze and J. Hu, "Skew scheduling and clock routing for improved tolerance to process variations," Proc. Asia and South Pacific Design Automation Conference, pp. 594-599, 2005.
L. Huang, Y. Cai, Q. Zhou, X. Hong, J. Hu and Y. Lu, "Clock network minimization methodology based on incremental placement," Proc. Asia and South Pacific Design Automation Conference, pp. 99-102, 2005.
Y. Lu, C.-N. Sze, X. Hong, Q. Zhou, Y. Cai, L. Huang and J. Hu, "Register placement for low power clock network," Proc. Asia and South Pacific Design Automation Conference, pp. 588-593, 2005.
D. Wu, J. Hu and R. Mahapatra, "Coupling aware timing optimization and antenna avoidance in layer assignment," Proc. ACM International Symposium on Physical Design, pp. 20-27, 2005.
A. Rajaram, D. Pan and J. Hu, "Improved algorithms for link based non-tree clock network for skew variability reduction," Proc. ACM International Symposium on Physical Design, pp. 55-62, 2005.
Y. Lu, C.-N. Sze, X. Hong, Q. Zhou, Y. Cai, L. Huang and J. Hu, "Navigating registers in placement for clock network minimization," Proc. ACM/IEEE Design Automation Conference, pp. 176-181, 2005.
C.-N. Sze, C. J. Alpert, J. Hu and W. Shi, "Path based buffer insertion," Proc. ACM/IEEE Design Automation Conference, pp. 509-514, 2005.
D. Wu, G. Venkataraman, J. Hu, Q. Li and R. Mahapatra, "DiCER: Distributed and Cost-Effective Redundancy for variation tolerance," Proc. IEEE/ACM International Conference on Computer-Aided Design, pp. 393-397, 2005.
G. Venkataraman, N. Jayakumar, J. Hu, P. Li, S. Khatri, A. Rajaram, P. McGuinness and C. J. Alpert, "Practical techniques to reduce skew and its variations in buffered clock networks," Proc. IEEE/ACM International Conference on Computer-Aided Design, pp. 592-596, 2005.
G. Venkataraman, J. Hu, F. Liu and C. N. Sze, "Integrated placement and skew optimization for rotary clocking," Proc. ACM/IEEE Design Automation and Test in Europe, pp. 756-761, 2006.
M.-S. Kim and J. Hu, "Associative skew clock routing for difficult instances," Proc. ACM/IEEE Design Automation and Test in Europe, pp. 762-767, 2006.
C. Zhuo, J. Hu and K. Chen, "An improved AMG-based method for fast power grid analysis," Proc. IEEE International Symposium on Quality Electronic Design, pp. 290-295, 2006.
Z. Feng, P. Li and J. Hu, "Efficient model update for general link-insertion networks," Proc. IEEE International Symposium on Quality Electronic Design, pp. 43-50, 2006.
U. Padmanabhan, J. M. Wang and J. Hu, "Statistical clock tree routing for robustness to process variations," Proc. ACM International Symposium on Physical Design, pp. 149-156, 2006.
B.-Y. Su, Y.-W. Chang and J. Hu, "An optimal jumper insertion algorithm for antenna effect avoidance/fixing on general routing trees with obstacles," Proc. ACM International Symposium on Physical Design, pp. 56-63, 2006.
W. Shen, Y. Cai, J. Hu, X. Hong and B. Lu, "High performance clock routing in X-architecture," Proc. IEEE International Symposium on Circuits and Systems, 2006.
S. Hu, Q. Li, J. Hu and P. Li, "Steiner network construction for timing critical nets," Proc. ACM/IEEE Design Automation Conference, pp. 379-384, 2006.
S. Hu, C. J. Alpert, J. Hu, S. Karandikar, Z. Li, W. Shi and C. N. Sze, "Fast algorithms for slew constrained minimum cost buffering," Proc. ACM/IEEE Design Automation Conference, pp. 308-313, 2006.
K. Cao, S. Dobre and J. Hu, "Standard cell characterization considering lithography induced variations," Proc. ACM/IEEE Design Automation Conference, pp. 801-804, 2006.
R. Samanta, G. Venkataraman and J. Hu, "Clock buffer polarity assignment for power noise reduction," IEEE/ACM International Conference on Computer-Aided Design, pp.558-562, 2006.
G. Venkataraman, Z. Feng, J. Hu and P. Li, "Combinatorial algorithms for fast clock mesh optimization," IEEE/ACM International Conference on Computer-Aided Design, pp. 563-567, 2006.
Z. Jiang, S. Hu, J. Hu, Z. Li and W. Shi, "A new RLC buffer insertion algorithm," IEEE/ACM International Conference on Computer-Aided Design, pp. 553-557, 2006.
C. Zhuo, J. Hu, M. Zhao and K. Chen, "Fast decap allocation method based on algebraic multigrid," IEEE/ACM International Conference on Computer-Aided Design, pp. 107-111, 2006.
G. Venkataraman, J. Hu, "A placement methodology for robust clocking," International Conference on VLSI Design, pp. 881-886, 2007.
B. Liu, A. B. Kahng, X. Xu, J. Hu and G. Venkataraman, "A global minimum clock distribution network augmentation algorithm for guaranteed clock skew yield," Asia and South Pacific Design Automation Conference, pp. 24-31, 2007.
K. Cao, J. Hu and M. Cheng, "Wire sizing and spacing for lithographic printability optimization," SPIE Advanced Lithography, 2007.
S. Hu and J. Hu, "Pattern sensitive placement for manufacturability," ACM International Symposium on Physical Design, pp. 27-34, 2007.
Z. Jiang, S. Hu, J. Hu and W. Shi, "An efficient algorithm for RLC buffer insertion," IEEE International Symposium on Quality Electronic Design, pp. 171-175, 2007.
W. Shen, Y. Cai, X. Hong, J. Hu and B. Lu, "Planar-CRX: a single-layer zero skew clock routing in X-architecture," IEEE International Symposium on Quality Electronic Design, pp. 299-304, 2007.
Y. Liu, T. Zhang and J. Hu, "Soft clock skew scheduling for system-level variation tolerance in digital signal processing circuits," IEEE International Symposium on Quality Electronic Design, pp. 749-754, 2007.
W. Shen, Y. Cai, X. Hong and J. Hu, "Activity-aware register placement for low power gated clock tree construction," IEEE Computer Society Annual Symposium on VLSI, pp. 383-388, 2007.
S. Hu, M. Ketkar and J. Hu, "Gate sizing for cell library based designs," ACM/IEEE Design Automation Conference, pp. 847-852, 2007.
S. Hu and J. Hu, "Unified adaptivity optimization of clock and logic signals," IEEE/ACM International Conference on Computer-Aided Design, pp. 125-130, 2007.
C. Zhuo, H. Zhang, R. Samanta, J. Hu and K. Chen, "Modeling, optimization and control of rotary traveling-wave oscillator," IEEE/ACM International Conference on Computer-Aided Design, pp. 476-480, 2007.
X. Ye, P. Li, M. Zhao, R. Panda and J. Hu, "Analysis of large clock meshes via harmonic-weighted model order reduction and port sliding," IEEE/ACM International Conference on Computer-Aided Design, pp. 627-631, 2007.
S. Hu and J. Hu, "A new fast slew buffering algorithm without input slew assumptions," IEEE Dallas Circuits and Systems Workshop on System-on-Chip, pp. 1-4, 2007.
Y. Wang, Q. Zhou, Y. Cai, J. Hu and X. Hong, "Low power clock buffer planning methodology in FD placement for large scale circuit design," Asia and South Pacific Design Automation Conference, pp. 370-375, 2008.
S. Varadan, J. M. Wang and J. Hu, "Handling partial correlations in yield prediction," Asia and South Pacific Design Automation Conference, pp. 543-548, 2008.
R. Samanta, G. Venkataraman, N. Shah and J. Hu, "Elastic timing scheme for energy-efficient and robust performance," IEEE International Symposium on Quality Electronic Design, pp. 537-542, 2008.
X. Ye, M. Zhao, R. Panda, P. Li and J. Hu, "Accelerating clock mesh simulation using matrix-level macromodels and dynamic time step rounding," IEEE International Symposium on Quality Electronic Design, pp. 627-632, 2008.
Y. Liu, J. Hu and W. Shi, "Multi-scenario buffer insertion in multi-core processor designs," ACM International Symposium on Physical Design, pp. 15-22, 2008.
R. Samanta, J. Hu and P. Li, "Discrete buffer and wire sizing for link-based non-tree clock networks," ACM International Symposium on Physical Design, pp. 175-181, 2008.
W. Shen, Y. Cai, X. Hong and J. Hu, "Activity and register placement aware gated clock network design," ACM International Symposium on Physical Design, pp. 182-189, 2008.
N. Shah, R. Samanta, M. Zhang, J. Hu and D. Walker, "Built-in proactive tuning system for circuit aging resilience," IEEE International Symposium on Defect and Fault Tolerance in VLSI Systems, pp. 96-104, 2008.
W. Shen, Y. Cai, X. Hong and J. Hu, "Gate planning during placement for gated clock network," IEEE International Conference on Computer Design, pp. 128-133, 2008.
Y. Liu, R. Shelar and J. Hu, "Delay-optimal simultaneous technology mapping and placement with applications to timing optimization," IEEE/ACM International Conference on Computer-Aided Design, pp. 101-106, 2008.
Y. Liu and J. Hu, "A new algorithm for simultaneous gate sizing and threshold voltage assignment," ACM International Symposium on Physical Design, pp. 27-34, 2009. (Best Paper Nominee)
P. Shah and J. Hu, "Impact of lithography-friendly circuit layout," ACM/IEEE Great Lakes Symposium on VLSI, pp. 385-388, 2009.
M. A. R. Chaudhry, Z. Asad, A. Sprintson and J. Hu, "Efficient rerouting algorithms for congestion mitigation," IEEE Computer Society Annual Symposium on VLSI, pp. 43-48, 2009.
N. Nemade, A. Sprintson and J. Hu, "Applications of network coding in global routing," IEEE International Conference on IC Design and Technology, pp. 55-58, 2009.
Y. Liu and J. Hu, "GPU-based parallelization for fast circuit optimization," ACM/IEEE Design Automation Conference, pp. 943-946, 2009.
S. Prabhu, B. Grot, P. V. Gratz and J. Hu, "Ocin-tsim: DVFS aware simulator for NoCs," Workshop on SoC Architecture, Accelerators and Workloads, 2010.
Y. Wei, J. Hu, F. Liu and S. Sapatnekar, "Physical design techniques for optimizing RTA-induced variations," Asia and South Pacific Design Automation Conference, 2010.
F. Yang, Y. Cai, Q. Zhou and J. Hu, "SAT based multi-net rip-up-and-reroute for manufacturing hotspot removal," Design Automation and Test in Europe, 2010.
K.-N. Shim, J. Hu and J. Silva-Martinez, "A dual-level adaptive supply voltage system for variation resilience," IEEE International Symposium on Quality Electronic Design, 2010.
V. R. Mekala, Y. Liu, X. Ye, P. Li and J. Hu, "Accurate clock mesh sizing via sequential quadratic programming," ACM International Symposium on Physical Design, 2010.
C. J. Alpert, J. Hu, N. Menezes and W. Shi, "Buffering interconnect: from basics to breakthroughs," ACM/IEEE Design Automation Conference, San Diego, 2004.